# APA-104-4RGB #### **SPECIFICATION** # INTEGRATED LIGHT SOURCE INTELLIGENT CONTROL OF CHIP-ON-TOP SMD TYPE LED Model No.: APA-104-4RGB Description: 5.5x5.0x1.6mm Top SMD Type 0.25 Watt Power Tegrated light source Intelligent control LED #### 1. Product Overview: APA-104-4RGB is a smart LED control circuit and light emitting circuit in one controlled LED source, which has the shape of a 5050 LED chip. Each lighting element is a pixel, and the intensities of the pixels are contained within the intelligent digital interface input. The output is driven by patented PWM technology, which effectively guarantees high consistency of the color of the pixels. The control circuit consists of a signal shaping amplification circuit, a built-in constant current circuit, and a high precision RC oscillator. The data protocol being used is unipolar NRZ communication mode. The 32-bit data is transmitted from the controller to DIN of the first element, and if it is accepted it is extracted pixel to pixel. After an internal data latch, the remaining data is passed through the internal amplification circuit and sent out on the DO port to the remaining pixels. The pixel is reset after the end of DIN. Using automatic shaping forwarding technology makes the number of cascaded pixels without signal transmission only limited by signal transmission speed. The LED has a low driving voltage (which allows for environmental protection and energy saving), high brightness, scattering angle, good consistency, low power, and long life. The control circuit is integrated in the LED above. - 2. Main Application Field: - Full color LED string light, LED full color module, LED super hard and soft lights, LED guardrail tube, LED appearance / scene lighting - LED point light, LED pixel screen, LED shaped screen, a variety of electronic products, electrical equipment etc.. - 3. Description: - Top SMD internal integrated high quality external control line serial cascade constant current IC; - control circuit and the chip in SMD 5050 components, to form a complete control of pixel, color mixing uniformity and consistency; - •built-in data shaping circuit, a pixel signal is received after wave shaping and output waveform distortion will not guarantee a line; - ●The built-in power on reset and reset circuit, the power does not work; - •gray level adjusting circuit (256 level gray scale adjustable); - red drive special treatment, color balance; - line data transmission; - plastic forward strengthening technology, the transmission distance between two points over 10M; - •Using a typical data transmission frequency of 800 Kbps, when the refresh rate of 30 frames per sec - ●Built-in reverse power protection module, power supply reverse polarity will not damage the IC. - 4. . Mechanical Dimensions: # 5. PIN configuration | NO. | Symbol | Function description | | | | | |-----|--------|----------------------------|--|--|--|--| | 1 | VDD | Power supply LED | | | | | | 2 | DOUT | Control data signal output | | | | | | 3 | VSS | Ground | | | | | | 4 | DIN | Control data signal input | | | | | # 6. Absolute Maximum Ratings (Ta=25℃,VSS=0V) : | Parameter | Symbol | Range | Unit | |---------------------|------------------|--------------|------| | Logic input voltage | V <sub>IN</sub> | +5~+24 | V | | Logic input voltage | V <sub>I</sub> | -0.5~VDD+0.5 | V | | Working temperature | Topt | -40~+85 | °C | | Storage temperature | Tstg | -50~+150 | °C | | ESD pressure | V <sub>ESD</sub> | 4K | V | # 8. The electrical parameters (unless otherwise specified, TA=-20 ~ +70 ℃, VDD=4.5 ~ 5.5V, VSS=0V): | Parmeter | Symbol | Min | Typical | Max | Unit | Test conditions | |--------------------------|---------|-----|---------|-----|------|-----------------------------------------------| | The chip supply voltage | VDD | | 5.2 | 1 | V | | | R/G/B port<br>pressure | VDS,MAX | | | 26 | V | | | DOUT drive | IDOH | | 49 | | mA | DOUT conect ground, the maximum drive current | | capability | IDOL | | -50 | | mA | DOUT conect +, the largest current | | The signal input | VIH | | 3.4 | | V | VDD=5.0V | | flip threshold | VIL | | 1.6 | | V | VDD=5.0V | | The frequency of | FPWM | | 1.2 | | KHZ | | | Static power consumption | IDD | | 1 | | mA | | # 9. The dynamic parameters (Ta=25 °C): | Parameter | Symbol | Min | Typical | Max | Unit | Test conditions | |--------------------------------|--------|-----|---------|-----|------|--------------------------------| | The speed of data transmission | fDIN | - | 800 | 1 | KHZ | The duty ratio of 67% (data 1) | | DOUT transmission | TPLH | | | 500 | ns | DIN DOUT | | delay | TPHL | | | 500 | ns | DIN→DOUT | | COLOR | (nm) | (mcd) | (v) | |---------|-----------|-----------|---------| | (Red) | 620-625 | 700-1000 | 2.0-2.2 | | (Green) | 522.5-525 | 1500-2200 | 3.0-3.3 | | (Blue) | 467.5-470 | 700-1000 | 3.0-3.3 | ## 10. The data transmission time (TH+TL=1.25µs±600ns): | ТОН | 0 code, high level time | 0.3µs | ±0.15μs | |------|-----------------------------|-------|---------| | T1H | 1 code, high level time | 0.6µs | ±0.15μs | | TOL | 0 code, low level time | 0.9µs | ±0.15μs | | T1L | 1 code, low level time | 0.6µs | ±0.15μs | | Trst | Reset code , low level time | 80µs | | ## 11. Timing waveform ## Input code: #### 12. The method of data transmission: ### Connection mode: | | r <u>eset cod</u> e<br> >=80us reset code | | | | | | | | | | | | |------|----------------------------------------------|---------------|--------------|--------|--------------|---------------|--------------|------|--|--|--|--| | | | | | >=80us | | | reset | code | | | | | | | Dat | a refresh cy | cle 1—— | | | Data refresh | cycle 2— | | | | | | | D1 | first 24 bit | second 24 blt | third 24 bit | | first 24 bit | second 24 blt | third 24 bit | | | | | | | | | | | | | | | | | | | | | D2 _ | | second 24 blt | third 24 bit | | | second 24 blt | third 24 bit | | | | | | | | | | | | | | | | | | | | | D3 | | | third 24 bit | | | | third 24 bit | | | | | | | | | | | | | | | | | | | | | D4 | | | | | | | | | | | | | | | I | | | | l | | | | | | | | Note: the D1 sends data for MCU, D2, D3, D4 for data forwarding automatic shaping cascade circuit. #### 13. The data structure of 24bit: | G7 | G6 | G5 | G4 | G3 | G2 | G1 | G0 | <b>R7</b> | R6 | <b>R5</b> | R4 | |----|----|----|----|----|----|----|----|-----------|----|-----------|----| | R3 | R2 | R1 | RO | В7 | B6 | B5 | B4 | В3 | B2 | B1 | ВО | Note: high starting, in order to send data (G7 - G6 - ..... ..B0) **Typical Practical Circuit**